A modeling platform for efficient characterization of phase-locked loop ?-? frequency synthesizers
| dc.contributor.author | Bourdi, Taoufik | |
| dc.contributor.author | Borjak, Assaad | |
| dc.contributor.author | Kale, Izzet | |
| dc.date.accessioned | 2026-02-06T18:28:50Z | |
| dc.date.issued | 2006 | |
| dc.department | Doğu Akdeniz Üniversitesi | |
| dc.description | IEEE International Symposium on Circuits and Systems -- MAY 21-24, 2006 -- Kos, GREECE | |
| dc.description.abstract | To dramatically reduce the need for Silicon reproduction due to poor noise performance, a close-loop simulation platform that combines both measured and/or simulation results of open-loop PLL sub-blocks has been developed. The platform is suited for Delta-Sigma based fractional-N frequency synthesizers enabling integrated circuit designers to directly meet cost, performance and schedule milestones. Case studies employing the developed platform are provided for a fractional-N frequency synthesizer operating near 5 GHz. The effects of dead-zone, dithering, near-integer divisor operation, noise folding and prescaler usage on the overall phase noise performance of the entire frequency synthesizer are detailed. | |
| dc.description.sponsorship | IEEE | |
| dc.identifier.endpage | + | |
| dc.identifier.isbn | 978-0-7803-9389-9 | |
| dc.identifier.issn | 0271-4302 | |
| dc.identifier.scopusquality | N/A | |
| dc.identifier.startpage | 3221 | |
| dc.identifier.uri | https://hdl.handle.net/11129/11154 | |
| dc.identifier.wos | WOS:000245413503151 | |
| dc.identifier.wosquality | N/A | |
| dc.indekslendigikaynak | Web of Science | |
| dc.language.iso | en | |
| dc.publisher | IEEE | |
| dc.relation.ispartof | 2006 Ieee International Symposium on Circuits and Systems, Vols 1-11, Proceedings | |
| dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | |
| dc.rights | info:eu-repo/semantics/closedAccess | |
| dc.snmz | KA_WoS_20260204 | |
| dc.subject | fractional-N | |
| dc.subject | Delta-Sigma | |
| dc.subject | synthesizer | |
| dc.subject | PLL | |
| dc.subject | charge pump | |
| dc.subject | PFD | |
| dc.subject | VCO | |
| dc.subject | divider | |
| dc.subject | prescaler | |
| dc.title | A modeling platform for efficient characterization of phase-locked loop ?-? frequency synthesizers | |
| dc.type | Conference Object |










