A modeling platform for efficient characterization of phase-locked loop ?-Sigma
| dc.contributor.author | Bourdi, Taoufik | |
| dc.contributor.author | Borjak, Assaad M. | |
| dc.contributor.author | Kale, Izzet | |
| dc.date.accessioned | 2026-02-06T18:00:53Z | |
| dc.date.issued | 2006 | |
| dc.department | Doğu Akdeniz Üniversitesi | |
| dc.description | ISCAS 2006: 2006 IEEE International Symposium on Circuits and Systems -- | |
| dc.description.abstract | To dramatically reduce the need for Silicon reproduction due to poor noise performance, a close-loop simulation platform that combines both measured and/or simulation results of open-loop PLL sub-blocks has been developed. The platform is suited for ?-Sigma; based fractional-N frequency synthesizers enabling integrated circuit designers to directly meet cost, performance and schedule milestones. Case studies employing the developed platform are provided for a fractional-N frequency synthesizer operating near 5 GHz. The effects of dead-zone, dithering, near-integer divisor operation, noise folding and prescaler usage on the overall phase noise performance of the entire frequency synthesizer are detailed. © 2006 IEEE. | |
| dc.description.sponsorship | IEEE Circuits and Systems Society, IEEE CASS | |
| dc.identifier.endpage | 3224 | |
| dc.identifier.isbn | 9780780388345 | |
| dc.identifier.isbn | 9781467357609 | |
| dc.identifier.isbn | 9781424438280 | |
| dc.identifier.isbn | 9517212402 | |
| dc.identifier.isbn | 0780354710 | |
| dc.identifier.isbn | 9780780354722 | |
| dc.identifier.isbn | 9780780312814 | |
| dc.identifier.isbn | 9781538648810 | |
| dc.identifier.isbn | 0780393902 | |
| dc.identifier.isbn | 0780354729 | |
| dc.identifier.issn | 0271-4310 | |
| dc.identifier.scopus | 2-s2.0-34547282046 | |
| dc.identifier.scopusquality | Q3 | |
| dc.identifier.startpage | 3221 | |
| dc.identifier.uri | https://hdl.handle.net/11129/8166 | |
| dc.indekslendigikaynak | Scopus | |
| dc.language.iso | en | |
| dc.relation.ispartof | Proceedings - IEEE International Symposium on Circuits and Systems | |
| dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | |
| dc.rights | info:eu-repo/semantics/closedAccess | |
| dc.snmz | KA_Scopus_20260204 | |
| dc.subject | ?-Sigma | |
| dc.subject | Charge pump | |
| dc.subject | Divider | |
| dc.subject | Fractional-N | |
| dc.subject | PFD | |
| dc.subject | PLL | |
| dc.subject | Prescaler | |
| dc.subject | Synthesizer | |
| dc.subject | VCO | |
| dc.title | A modeling platform for efficient characterization of phase-locked loop ?-Sigma | |
| dc.title.alternative | frequency synthesizers | |
| dc.type | Conference Object |










