A new structure for capacitor-mismatchInsensitive multiply-by-two amplification

Loading...
Thumbnail Image

Date

Journal Title

Journal ISSN

Volume Title

Publisher

IEEE

Access Rights

info:eu-repo/semantics/closedAccess

Abstract

A new approach to achieve a switched-capacitor multiply-by-two gain-stage with reduced sensitivity to capacitors' mismatches is presented in this paper. It is based on sampling fully differential input signals onto both plates of the input capacitors rather than sampling onto one plate of the capacitors with the other tied to a reference. It uses one operational amplifier (op-amp) in two phases to produce the gain of two (x2). Comparing to the conventional multiply-by-two gain-stage, the mismatches between the capacitors has a much smaller influence on the accuracy of the gain of two (x2). Analytical and circuit-level analysis of the architecture and the conventional structure are presented using a generic 0.35 mu m CMOS technology.

Description

IEEE International Symposium on Circuits and Systems -- MAY 21-24, 2006 -- Kos, GREECE

Keywords

Journal or Series

2006 Ieee International Symposium on Circuits and Systems, Vols 1-11, Proceedings

WoS Q Value

Scopus Q Value

Volume

Issue

Citation

Endorsement

Review

Supplemented By

Referenced By