Statistical analysis of power delay estimation in adder circuit using non-clocked pass gate families

dc.contributor.authorSenthilpari, C.
dc.contributor.authorSingh, Ajay Kumar
dc.contributor.authorArokiasamy, A.
dc.date.accessioned2026-02-06T18:17:28Z
dc.date.issued2006
dc.departmentDoğu Akdeniz Üniversitesi
dc.description4th International Conference on Electrical and Computer Engineering -- DEC 19-21, 2006 -- Dhaka, BANGLADESH
dc.description.abstractIn the present paper we have designed a 16-bit adder circuits with basic pass transistor circuit approach and different topology for implementation. The proposed multiplexing control input techniques of the adder circuits are developed by the carry save adder (CSA) technique. The different logic cells, used for various pass gates circuit design styles are evaluated in terms of area, propagation delay, power dissipation and propagation delay product. The design styles are compared by performing detailed transistor-level simulations on a benchmark circuit (CSA adder) using DSCH3 and Microwind3. We have analysed the results in a statistical way. We have compared our results with the various published results of adder circuits Me found that the speed of the our proposed circuit is enhanced and power consumption as well as the area has reduced tremendously due to multiplexing control input technique. Comparing the simulated results with other pass logic designs, it was observed that in all existing logic CPL is a promising candidate for future logic design.
dc.description.sponsorshipBangladesh Univ Engn & Technol, Dept Elect & Elect Engn,IEEE,Inst Elect & Elect Engineers Inc,ENERGYPAC,Paradise,Grameenphone,Siemens
dc.identifier.endpage+
dc.identifier.isbn978-984-32-3814-6
dc.identifier.scopus2-s2.0-46249126178
dc.identifier.scopusqualityN/A
dc.identifier.startpage509
dc.identifier.urihttps://hdl.handle.net/11129/8989
dc.identifier.wosWOS:000246041900124
dc.identifier.wosqualityN/A
dc.indekslendigikaynakWeb of Science
dc.indekslendigikaynakScopus
dc.language.isoen
dc.publisherIEEE
dc.relation.ispartofIcece 2006: Proceedings of the 4Th International Conference on Electrical and Computer Engineering
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanı
dc.rightsinfo:eu-repo/semantics/closedAccess
dc.snmzKA_WoS_20260204
dc.subjectLogic
dc.titleStatistical analysis of power delay estimation in adder circuit using non-clocked pass gate families
dc.typeConference Object

Files