A new structure for capacitor-mismatch-insentive multiply-by-two amplification

Loading...
Thumbnail Image

Date

Journal Title

Journal ISSN

Volume Title

Publisher

Access Rights

info:eu-repo/semantics/closedAccess

Abstract

A new approach to achieve a switched-capacitor multiply-by-two gain-stage with reduced sensitivity to capacitors' mismatches is presented in this paper. It is based on sampling fully differential input signals onto both plates of the input capacitors rather than sampling onto one plate of the capacitors with the other tied to a reference. It uses one operational amplifier (op-amp) in two phases to produce the gain of two (×2). Comparing to the conventional multiply-bytwo gain-stage, the mismatches between the capacitors has a much smaller influence on the accuracy of the gain of two (×2). Analytical and circuit-level analysis of the architecture and the conventional structure are presented using a generic 0.35?m CMOS technology. © 2006 IEEE.

Description

ISCAS 2006: 2006 IEEE International Symposium on Circuits and Systems --

Keywords

Input capacitors, Input signals, Switched-capacitor multiply, Two phases, Amplification, Electric network analysis, Operational amplifiers, Sensitivity analysis, Switching circuits, Capacitors

Journal or Series

Proceedings - IEEE International Symposium on Circuits and Systems

WoS Q Value

Scopus Q Value

Volume

Issue

Citation

Endorsement

Review

Supplemented By

Referenced By