A new structure for capacitor-mismatch-insentive multiply-by-two amplification
| dc.contributor.author | Zare-Hoseini, Hashem | |
| dc.contributor.author | Shoaei, Omid | |
| dc.contributor.author | Kale, Izzet | |
| dc.date.accessioned | 2026-02-06T18:00:53Z | |
| dc.date.issued | 2006 | |
| dc.department | Doğu Akdeniz Üniversitesi | |
| dc.description | ISCAS 2006: 2006 IEEE International Symposium on Circuits and Systems -- | |
| dc.description.abstract | A new approach to achieve a switched-capacitor multiply-by-two gain-stage with reduced sensitivity to capacitors' mismatches is presented in this paper. It is based on sampling fully differential input signals onto both plates of the input capacitors rather than sampling onto one plate of the capacitors with the other tied to a reference. It uses one operational amplifier (op-amp) in two phases to produce the gain of two (×2). Comparing to the conventional multiply-bytwo gain-stage, the mismatches between the capacitors has a much smaller influence on the accuracy of the gain of two (×2). Analytical and circuit-level analysis of the architecture and the conventional structure are presented using a generic 0.35?m CMOS technology. © 2006 IEEE. | |
| dc.description.sponsorship | IEEE Circuits and Systems Society, IEEE CASS | |
| dc.identifier.endpage | 4882 | |
| dc.identifier.isbn | 9780780388345 | |
| dc.identifier.isbn | 9781467357609 | |
| dc.identifier.isbn | 9781424438280 | |
| dc.identifier.isbn | 9517212402 | |
| dc.identifier.isbn | 0780354710 | |
| dc.identifier.isbn | 9780780354722 | |
| dc.identifier.isbn | 9780780312814 | |
| dc.identifier.isbn | 9781538648810 | |
| dc.identifier.isbn | 0780393902 | |
| dc.identifier.isbn | 0780354729 | |
| dc.identifier.issn | 0271-4310 | |
| dc.identifier.scopus | 2-s2.0-33847685443 | |
| dc.identifier.scopusquality | Q3 | |
| dc.identifier.startpage | 4879 | |
| dc.identifier.uri | https://hdl.handle.net/11129/8169 | |
| dc.indekslendigikaynak | Scopus | |
| dc.language.iso | en | |
| dc.relation.ispartof | Proceedings - IEEE International Symposium on Circuits and Systems | |
| dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | |
| dc.rights | info:eu-repo/semantics/closedAccess | |
| dc.snmz | KA_Scopus_20260204 | |
| dc.subject | Input capacitors | |
| dc.subject | Input signals | |
| dc.subject | Switched-capacitor multiply | |
| dc.subject | Two phases | |
| dc.subject | Amplification | |
| dc.subject | Electric network analysis | |
| dc.subject | Operational amplifiers | |
| dc.subject | Sensitivity analysis | |
| dc.subject | Switching circuits | |
| dc.subject | Capacitors | |
| dc.title | A new structure for capacitor-mismatch-insentive multiply-by-two amplification | |
| dc.type | Conference Object |










