A viterbi decoder with low-power trace-back memory structure for wireless pervasive communications

Loading...
Thumbnail Image

Date

Journal Title

Journal ISSN

Volume Title

Publisher

IEEE

Access Rights

info:eu-repo/semantics/closedAccess

Abstract

This paper presents a new trace-back memory structure for Viterbi Decoder that reduces power consumption by 63% compares to conventional RAM based design. Instead of the intensive read and write operations as required in RAM based designs, the new memory is based on an array of registers connected with trace-back signals that decode the output bits on the fly. The structure is used together with appropriate clock and power-aware control signals. Based on a 0.35 mu m CMOS implementation the trace-back back memory consumes energy of 182 pJ.

Description

1st International Symposium on Wireless Pervasive Computing -- JAN 16-18, 2006 -- Phuket, THAILAND

Keywords

Viterbi decoder, trace back memory, low-power, channel coding, convolutional code

Journal or Series

International Symposium on Wireless Pervasive Computing 2006, Conference Program

WoS Q Value

Scopus Q Value

Volume

Issue

Citation

Endorsement

Review

Supplemented By

Referenced By